Changes

Jump to navigation Jump to search
m
Line 61: Line 61:  
== Combined control flow ==
 
== Combined control flow ==
   −
[[Image:OperationCourse.png|thumb|340px|Operation course between the digital board and the controller PC]]
+
[[Image:OperationCourse.png|frame|Operation course between the digital board and the controller PC]]
    
Conceptually, the operation course must proceed as outlined in the adjacent figure. The main concern in the tagger control is maintaining a map between board/channel addresses and actual energy bins. For this purpose, the diagrammed two-stage reset plan was devised in the course of which the FPGA learns the PC's MAC address and the PC builds a MAC-Location lookup table. (The "Location" is an 8-byte slot identifier which allows the PC to pinpoint the SiPM channel group.)
 
Conceptually, the operation course must proceed as outlined in the adjacent figure. The main concern in the tagger control is maintaining a map between board/channel addresses and actual energy bins. For this purpose, the diagrammed two-stage reset plan was devised in the course of which the FPGA learns the PC's MAC address and the PC builds a MAC-Location lookup table. (The "Location" is an 8-byte slot identifier which allows the PC to pinpoint the SiPM channel group.)
1,004

edits

Navigation menu