The tagger electronics consist of three unique circuit boards. Each set of these three boards is responsible for monitoring twenty waveguides for scintillation. The board which directly interfaces with the twenty waveguides is called the amplifier board. It contains photo sensors to detect scintillation, amplifiers to boost the photo sensors' signals, and summing circuitry to combine signals that come from the same 5 fiber column. (Recall that vertical displacement of electrons as they enter the fiber array is of no significance for measuring electron energies.)

The amplifier board is connected by way of a DIN 41612 Eurocard connector to a backplane, which supplies power, and also provides outputs for signals from the amplifier and summing circuitry. Also, attached to the backplane through another DIN 41614 Eurocard connector is a digital control board, responsible for adjusting amplifier gain and also monitoring temperatures and voltages in the board array. This digital control board interfaces with a master computer to allow for easy monitoring and control of the tagger.

# IV. Design of the Tagger Electronics

# **Digital Control Board**

# **Component Selection**

The digital control board was the first board designed for the photon tagger. The first step in its design was to determine exactly what it needed to be able to do, and select the most appropriate components to provide the necessary functionality.

Since one of the primary tasks of the digital control board is to adjust SiPM bias voltages, a multichannel digital-to-analog converter (DAC) capable of outputting a wide range of voltages had to be selected. For this purpose, we selected the Analog Devices AD5535 DAC. Though expensive, it has 32 independent channels, each able to output between 0 and 200 V, and source up to 700  $\mu$ A of current. The DAC's ball grid array (BGA) package helps keep it from taking up excessive space on the board, and it's serial programming interface allows it to be easily controlled by a microprocessor or a field programmable gate array (FPGA.)

A field programmable gate array is a hardware device that can be rewired on the fly. Using ingenious combinations of field effect transistors and logic gates, an FPGA electronically rewires itself at power on to create a custom hardware based logic device. Hardware based solutions in general provide more speed and stability than software based designs. While the digital control board doesn't require extraordinarily fast clock speeds, the negligibly higher cost of an FPGA was still justifiable to produce a board can operate stably and be ready for possible future applications.

We selected the Spartan-3A XCS50A FPGA in a very thin quad flat pack (VQFP) package to use on the digital control board. The VQFP package minimizes the size of the FPGA to a mere 1.6 x 1.6 cm. Despite this small size, however, the FPGA has 50,000 internal logic gates, and supports a total of 68 input/output channels. Though 50,000 internal logic gates is considered few for an FPGA, software analyses with Xilinx's own programming platform suggested that for our needs, 50,000 would be more than enough.

With the FPGA selected, we next had to select a component to allow the FPGA to report back to the master computer. While many means of communication were considered, Ethernet was determined to be the most practical. The wide availability of cheap Ethernet switches allows all the digital boards to plug into a nearby switch with a single wire uplinking the entire array of tagger electronics boards to the main computer. The perfect Ethernet controller for this role was the Silicon Laboratories CP2201. The CP2201 is a 10-Base T Ethernet controller in an incredibly small QFN package that is a mere 5 mm x 5 mm. To achieve this small size, the chip uses a multiplexed address/data bus, which conveniently also minimizes the number of I/O pins that have to be used for controlling the CP2201 on the FPGA. To physically connect the CP2201 to an Ethernet cable, we selected a Conn Pulsejack J0012D21. This jack has a 1:1 inductive coupling, perfect for short Ethernet wire runs, while also keeping cost to a minimum.

While these components take care of the basic control and communication features of the digital control board, the board is also supposed to be designed with certain monitoring capabilities. In particular, the digital control board needs to be able to monitor its own voltage levels and temperature, as well as the temperature inside the tagger darkbox. To accomplish voltage monitoring, we selected the Analog Devices AD7928 12-bit analog-to-digital converter. This 8 channel ADC is able to measure voltages between 0 and 5V, making it perfect for monitoring most of the voltages on the digital control board. In addition, the AD7928 uses the standard Serial Peripheral Interface (SPI) bus, which minimizes the number of PCB traces that are necessary to connect it to the FPGA.

For temperature monitoring, we selected the Analog Devices AD7314 temperature sensor. Though it would have been possible to dedicate a channel on the ADC to reading out a thermistor, a digital temperature sensor like the AD7314 is not very expensive, takes up minimal space on the board, and is compatible with the same SPI bus interface used by the ADC. Since SPI devices can be daisy chained together, the number of FPGA I/O ports needed to readout SPI devices is not changed by the addition of an SPI temperature sensor. In addition, a separate temperature sensor left an extra channel on the ADC that is used to readout a thermistor on the distinctly non-digital amplifier board.

In order to connect the digital board to the backplane and the amplifier board, we chose a 48-pin DIN 41612 Eurocard connector. There were many reasons for selecting the DIN 41612 board interconnect system, including the fact that the connectors are keyed to prevent backwards insertion, housed in sturdy plastic to prevent accidental misalignment and bent pins, tightly fitting enough to hold the amplifier board upside down beneath the backplane, and able to safely isolate high voltages even beyond the potential 200V associated with each DAC output channel.

### **PCB Layer Selection**

Before any schematics were drawn or any traces were laid, I first did an audit of the datasheets of the components that had been selected for the digital control board to determine what voltages they needed to operate. With this information in hand, I determined the best way to provide these voltages, either by bringing them in directly by way of the backplane, or by using voltage regulators on the digital control board to

produce them from other available voltages. The voltage requirements, and how to provide them, are as follows:

Table 1: Voltage Requirements of the Digital Control Board

| Voltage   | Current Required | Used For                                                                                                  | How to Supply                                  |
|-----------|------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------|
| +5V       | 21.7 mA max      | DAC internal amplifiers, analog ADC subcomponents                                                         | Direct by way of backplane                     |
| +3.3V     | 335 mA max       | DAC internal temperature diode, AD7314 power, ADC logic, CP2201 power, auxiliary FPGA power, EEPROM power | Produce from +5V<br>using voltage<br>regulator |
| +2.5V     | 1 μA max         | ADC reference voltage                                                                                     | Produce from +5V<br>using voltage<br>reference |
| +1.2V     | <10mA typ.       | FPGA internal logic                                                                                       | Produce from +5V<br>using voltage<br>regulator |
| -5V       | 3.5 mA max       | DAC internal amplifiers                                                                                   | Direct by way of backplane                     |
| +210V max | ???              | DAC high voltage supply                                                                                   | Direct by way of backplane                     |

The rationale for deciding to supply only +5V, -5V, and +210V (max) to the digital control board from the backplane was as follows: There are not enough free pins on the Eurocard connector to supply all of the voltages directly. In addition, since +1.2V and +2.5V are used each by only one component, it would be wasteful to purchase separate power supplies for those voltages. While +3.3V is used by many components, it can be easily generated from +5V using a voltage regulator, and introduces a lesser noise risk than there would be from producing +5V with a +3.3V supply using a switching

regulator. For the same reason, it is better to supply -5V directly, and obviously, +210V (max).

Once the power supplies were selected, the next task was to determine how to distribute the power to components on the board. Typically, PCBs supply power to components by means of copper planes inside the PCB. Connections to an electrical ground are also made using copper planes. Especially on digital boards with rapidly fluctuating logic cells, this helps to stabilize supply voltages by keeping an entire plane of charge available right near the components rather than attempting to suck charge through a small trace from a distant power supply. Also, large copper planes help shield against crosstalk between traces on opposite sides of the PCB.

Since adding internal layers to a PCB ultimately increases the fabrication cost, I had to determine which voltages were essential to supply by a plane, and which could be supplied to components using traces. Since +5V and +3.3V are both used by multiple components spread all around the board, it made sense to dedicate two planes to these voltages. An additional two planes were to be dedicated to both a digital and a separate analog ground. This layer arrangement resulted in a 6 layer PCB, which is the maximum number of layers that is considered standard (and hence cheap to produce).

However, this still left three voltages to deliver without planes. I determined that it was acceptable to deliver the +2.5V and the +210V (max) lines by traces, since the current demands would be fairly stable. The +1.2V line, however, would be powering digital FPGA logic, and would be more problematic to deliver by a trace. The ultimate

solution to the power plane dilemma didn't come until much later, when most of the components had been placed into the PCB layout. I was able to place the FPGA in a location away from all components requiring +5V, and create a +1.2V island within the +5V power plane. The final layer stackup looked like this:



Figure 5: Digital Control Board Layer Stackup

## Wiring the DAC

The DAC was the first component to be "wired." The term wired, in the context of this paper, refers to the process of drawing up schematics and PCB layout files using a computer aided design program called Altium Designer.

More than any of the other digital control board components, the DAC needed to be placed in a position that would facilitate easy routing of PCB traces to the backplane and ultimately the amplifier board. Therefore, logically, I placed it at the bottom of the PCB, as close as possible to the Eurocard connector.



Figure 6: The yellow square (U3) is the Analog Devices AD5535 DAC. To facilitate routing of the its many outputs, its lower edge was placed only 360 mil away from the Eurocard connector (P2).

The decision to place the DAC so close the Eurocard left insufficient space to for vias to move any of the bias voltage traces to the back side of the board. This was not necessarily a problem, though it did impose a requirement that other traces connected to the Eurocard had to be either be routed around the Eurocard to row "a" (see Figure 6), or sent in on the back layer. Fortunately, there was ample space on the rest of board to allow for passing out these outgoing signals to the back layer.

While routing the bias voltage traces was the greatest challenge of the DAC wiring, there were also several other supporting components that had to be wired in the region surround the DAC. A host of power conditioning circuitry had to be placed

around the DAC, consisting of decoupling capacitors for power stability, as well as diodes to help with power supply sequencing. For decoupling, I selected both 10  $\mu$ F and 0.1  $\mu$ F capacitors to place near each power input to the DAC. The high voltage input has only one decoupling capacitor near the DAC (labeled C2). This capacitor is 0.1  $\mu$ F. However, there is a 10  $\mu$ F electrolytic decoupling capacitor located farther away from the DAC in the upper right corner of the board. The rationale for placing this capacitor farther away is that there simply was not enough room in the region of the DAC for such a large, through hole, capacitor. A smaller surface mount device could not be used because no capacitors with 10  $\mu$ F capacitance and a 210V rating exist. Since a 10 $\mu$ F electrolytic capacitor has a fair amount of inductance anyway, placing it farther away shouldn't make it a whole lot worse than if it were placed closer to the DAC.



Figure 7: Close-up of the DAC and its Power Circuitry

A few more components worth noting in the area of the DAC are resistor R1, and resistors R9-R11. Resistor R1 is a current limiting resistor attached to the DACs internal temperature sensing diode. +5V is internally applied to the anode of this diode, and it has a typical diode drop of 0.65V. The resistor is a 270K resistor, which, given a maximum of +4.35V will allow through a safe 16  $\mu$ A of current. Since the diode drop is temperature dependent, reading out the voltage at the diode/R1 junction using ADC allows the board to monitor the DAC's internal temperature.

Resistors R9-R11 provide a means by which the board may test the basic functionality of one channel of the DAC. Resistors R9-R11 function as a voltage divider, reducing the DAC's output voltage to a range readable by the 0-5V ADC. Since full scale on the DAC ranges from 0-200V, the divider needed to divide the voltage approximately by a factor of 40. Picking exact resistor values for this voltage divider was difficult, because it needed to be stiff enough so that the leakage current of the ADC would not perturb the voltage level in the divider, but use a small enough amount of current so that the channel would still be usable as a SiPM bias voltage source. In addition, given that the DAC could output as many as 200V the divider has to be able to withstand high voltages without exceeding the breakdown voltage of the resistors.

I found that there were no small surface mount resistors capable of withstanding voltage drops on the order of 200V, and therefore decided to use three resistors rather than the typical two. This way, the voltage drop across any one resistor is far less than 200V. I then calculated the current that would be used by the voltage divider at all possible DAC output voltages. Knowing the current requirements of different

configurations of the divider allowed me to select the one that would still leave sufficient current left to use the channel as a SiPM bias voltage.

As shown in Figure 8 below, the current required increases dramatically as the divider is changed to provide greater precision in the measured voltage. Since the DAC is capable of outputting 700  $\mu$ A maximum per channel, the divider had to be designed so that it never would create a current draw of more than 700  $\mu$ A. The 0.01V precision line in Figure 8 does indeed never exceed 700  $\mu$ A. Precision of 0.01V at the readout junction of the divider corresponds to 0.4V precision in measurements of the DAC voltage, which we determined to be an acceptable error for testing the functionality of a DAC channel. To achieve this precision, I used two 200K resistors in series, followed by a 10.2K resistor to ground. Readout occurs between the second 200K and the 10.2K resistor, providing the 40:1 resistance ratio that is needed. See Figure 9 in Wiring the ADC for a schematic.



Figure 8: Current/Voltage Relationship for the DAC to ADC Voltage Divider. Precisions indicated in the key refer to the voltage drop caused by the ADC's leakage current at the readout junction of the divider. Multiply by 40 to obtain the potential error in the measured DAC channel voltage.

## Wiring the ADC

Compared to the DAC, wiring the ADC was quite simple. The ADC required several power connections all 5V or less, decoupled with similar 0.1 and 10  $\mu$ F capacitors to the DAC. The lower voltage of these power connectors meant that no large electrolytic capacitors were needed.

The ADC also required several connections to the FPGA, and of course, inputs of the various voltages that it is to measure. Figure 9: Schematic of the ADC WiringFigure 9 below shows the basic wiring of the ADC.



Figure 9: Schematic of the ADC Wiring

A description of the VIN measurement channels follows in Table 2.

Table 2: Description of Voltages Measured by the ADC

| ADC Channel | Voltage Measured    | Notes                       |
|-------------|---------------------|-----------------------------|
| VIN0        | -5V Supply          | Since the ADC has a 0-5V    |
|             |                     | range, a voltage divider is |
|             |                     | used to bring the -5V up    |
|             |                     | above ground to be          |
|             |                     | compatible with ADC.        |
| VIN1        | DAC thermal diode   |                             |
| VIN2        | +3.3V               |                             |
| VIN3        | +5V                 | Though it at first seems    |
|             |                     | impossible for the DAC to   |
|             |                     | measure the voltage of it's |
|             |                     | own power supply, it        |
|             |                     | actually can since the DAC  |
|             |                     | uses a separate 2.5V        |
|             |                     | reference for voltage       |
|             |                     | comparison.                 |
| VIN4        | Amplifier board RT1 | This is passed through the  |
|             |                     | Eurocard to the amplifier   |
|             |                     | board, where is measures    |
|             |                     | the voltage drop across a   |
|             |                     | thermistor, RT1.            |
| VIN5        | +1.2V               |                             |

| VIN6 | Amplifier board VCC   | This is passed through the |  |
|------|-----------------------|----------------------------|--|
|      |                       | Eurocard to the amplifier  |  |
|      |                       | board, where it measures   |  |
|      |                       | the VCC power supply for   |  |
|      |                       | the SiPMs.                 |  |
| VIN7 | DAC channel 31 output | See Wiring the ADC for     |  |
|      |                       | details.                   |  |

The voltage divider on channel VINO was not nearly as difficult to design as the voltage divider for the DAC on channel VIN7. With the DAC channel, there was a strict 700 μA current limit, and a range of voltages exceeding two orders of magnitude. The -5V to ADC voltage divider was designed with the assumption in mind that the -5V supply should be able to source enough current to compensate for any current used by the divider, and that the range of voltages needing to be measured would be on the order of only a few percent above or below the nominal -5V. Therefore, I selected a 33.2K and a 100K resistor for the divider, and placed the divider between -5V and +5V (rather than -5V and ground), producing a readout junction voltage of +2.5V when both +5V and -5V are at their nominal values. While at first glance this appears not to provide an independent readout of the -5V supply, it in fact does, since +5V is also separately read out on channel VIN3.

# Wiring the Ethernet Controller

The Silicon Laboratories CP2201 Ethernet controller is available from the manufacturer in two variants. One, a 9 mm x 9 mm QFN package, has a total of 48 pins, including independent 8-bit addressing and data lines to the FPGA. The other variant is a 24 pin QFN package with a footprint size of merely 5 mm x 5 mm. The smaller variant

achieves its small size by using a multiplexed 8-bit address/data bus. With this dual purpose bus, the CP2201 require only 12 I/O pins on the FPGA, making the challenge of routing traces between the Ethernet controller and FPGA much easier. Therefore, we selected the 28-pin CP2201 for the digital control board design.

In order to facilitate connection of an Ethernet cable to the digital control board, we thought it appropriate to place the Ethernet controller and the Ethernet jack near the top of the board. Figure 10 below shows this area of the control board. The Ethernet controller is labeled U2, and the Ethernet jack is labeled J1.



Figure 10: Top of the Digital Control Board



Figure 11: Schematic of the Ethernet Controller and Ethernet Jack

The above schematic details how the Ethernet controller is connected. Pins ADO through AD7 are the 8-bit multiplexed address/data bus described previously; they connect to the FPGA. The INT (interrupt request), ALE (address line enable), CS (chip select), and RST (reset) pins also connect to the FPGA and help to facilitate communication over the address/data bus. The pins along the bottom of the component symbal, AGND, AV+, DGND, and VDD are appropriately decoupled power inputs and grounds, and the RX/TX pins on the right side of the symbol are where the controller connects to the Ethernet jack. Between the Ethernet controller and the Ethernet jack are several resistors and capacitors which are specified in the Ethernet jack's data sheet. These help ensure the signals produced by the controller are consistent with the 10BaseT Ethernet specification.

Pins XTAL1 and XTAL2 on the Ethernet controller are used for clocking the device. The data sheet specifies that pin XTAL1 may be used either as an input from a

CMOS clock, or a crystal oscillator. In the latter case, pin XTAL2 is used as an inverting driver. Originally, I selected the latter option, but in order to share a single clock between the Ethernet controller and the FPGA, we eventually decided it was better to replace the crystal oscillator with a CMOS clock. This is discussed in more detail below\* in \_\_\_\_\_\_.

## Wiring the FPGA

As the heart and soul of the digital control board, the FPGA was a particular challenge to route. Of the FPGA's 100 pins, 74 are used in the control board's design.

Since the signals from these pins go to components all over the board, it was important to select input/output pins appropriately to avoid excessively crisscrossed traces.



Figure 12: Close-up of the FPGA, Showing Front (Red) and Back (Blue) Layer Traces

Since the spacing between FPGA pins is less than 20 mil, there is precious little

space for vias in the region immediately surrounding the component. To ease this lack

of space, I made use of vias under the body of the FPGA. The bottom of the FPGA is non-

conducting, so this poses little risk. Most of the pins connected by under-body vias are either power or ground pins, and connect directly to planes within the PCB. Some are in fact signals, however, and fan out on the back of the PCB as shown by the blue traces in Figure 12 above.

The FPGA shares a CMOS clock with the Ethernet controller in order to save space on the board. Implementing a shared clock proved to be more difficult than anticipated. First, while the Ethernet controller can accept a signal directly from a crystal oscillator, the FPGA needs a CMOS compliant signal. Simply connecting a single CMOS clock to the clock inputs of both devices is not possible because the capacitance of the two devices in parallel distorts the signal beyond recognition. The easiest solution to this problem was to send the CMOS clock signal into the FPGA, and then have the FPGA output the signal to the Ethernet controller using one of its I/O pins.

Figure 13 shows a close up of the connection between the CMOS clock, the FPGA, and the Ethernet controller. The CMOS clock is component Y1. It has only 4 pins: 1 ground, 1 power, 1 enable, and 1 clock output. The hatched trace going from pin 3 on the clock to pin 27 on the FPGA (bottom) is what connects the two components.

Another hatched trace, leaving from pin 37 on the FPGA, brings another FPGA generated clock signal to the Ethernet controller (U2).



Figure 13: Detail of CMOS Clock Connection to FPGA and Ethernet Controller

The idea of having the FPGA generate a separate clock signal for the Ethernet

controller seems like a poor design choice, especially since the documentation for the

Xilinx Spartan-3A 100-pin VQFP does not designate pin 37 as optimized for clock signals.

However, clock skew introduced by the use of a non-clock pin on the FPGA should not

cause any serious problems because of the parallel nature of the data connection

between the FPGA and the Ethernet controller. The Ethernet controller communicates

with the FPGA using a non-clocked parallel interface. Reads and writes are performed

using the ALE (address line enable), WR (write enable), and RD (read enable) pins on the

Ethernet controller, and since the interface is not serial, the information on the

address/data bus changes only when either device requests it. The clock signal needed

by the Ethernet controller is used only for clocking the Ethernet signal itself.

Apart from the clock, another critical component of the FPGA system on the digital control board is the EEPROM. The Xilinx EEPROM stores the configuration data for the FPGA, and transmits that information to the FPGA at power on. Figure 14 shows the connections between the FPGA and the EEPROM.



Figure 14: EEPROM (U5) and the FPGA

The biggest challenge with EEPROM routing was trying to weave the traces through the jungle of other traces that connect to the FPGA. Unlike other many of the other components which could be connected to any of the 68 I/O pins on the FPGA, the EEPROM had to be connected to dedicated configuration pins on all four sides of the FPGA. Careful routing, and in some places multiple vias, were necessary to make all of the connections between the EEPROM and the FPGA.

Simply connecting the EEPROM to the FPGA was not all that had to be done, however. Since the EEPROM is soldered directly to the PCB just like all the other

components, there is no way to reflash it after the boards are manufactured unless an interface is provided on the PCB. Fortunately, this was not difficult to implement. The EEPROM uses a JTAG interface to communicate with the FPGA. Conveniently, JTAG is designed to allow easy connections from off the board using appropriate ribbon cables. With this capability in mind, I placed a 14-pin JTAG header on the board to allow for easy post-assembly reflashing of the EEPROM. This header also allows for hot reprogramming of the FPGA, bypassing the EEPROM entirely. The EEPROM and the FPGA are simply daisy chained together in a loop between the header's TDI and TDO pins. A close-up of the header is below in Figure 15. To see the header in context, look for it in Figure 6 on page 16, Figure 7 on page 17, or Figure 12 on page 25.



Figure 15: JTAG Header

One final noteworthy feature of the FPGA design is the use of unique location identifier traces that allow the FPGA to be aware of where it is positioned in the tagger circuitry array. An 8-bit active-low location ID bus runs between the FPGA and the Eurocard to the backplane. Once on the backplane, the bus connects to a set of jumpers which can be used to pull down any of the bits to ground in order to assign each card its own unique identification number. This number is transmitted within all Ethernet packets that leave the control board so that the main computer can tell the boards apart, and understand where they sit in the array. While it is possible to accomplish the same using the Ethernet MAC addresses of the control boards, we opted for a system of jumpers on the backplane so that a control board can be replaced on the fly without the

need to reconfigure a MAC/position mapping table. In Figure 16 below, pins 70, 71, 72, 73, 77, 78, 84, and 86 are used for the location ID bus.



Figure 16: Close-up of Location ID Pins on the FPGA

# **Backplane**

As described in the Functional Description of the Photon Tagger, the backplane's primary purpose is to connect the digital board to the amplifier board, and to provide a means to route SiPM signals off the tagger electronics array for digitization. Figure 17 shows an overview of the backplane.



Figure 17: CAD View of the Backplane

### **PCB Layer Selection**

The selection of layers on the backplane was driven by the power needs of the digital control board and the amplifier board. In order to accommodate as many voltages as possible without dramatically increasing production cost, we decided to make the backplane a 6-layer board like the others. This provided two outer signal layers and four internal power planes. The voltages assigned to the available planes were determined by the control board's and the amplifier board's current requirements. Voltages with high current loads were assigned to the planes, and voltages with lower current requirements were assigned to traces.

Since the digital control board's primary power source is the +5V power supply (see Table 1 on page 13), I assigned +5V to one of the power planes. The digital ground from the control board was given its own plane as well. The analog ground from the digital control board was combined with the ground from the amplifier board into a single analog ground plane, and the final internal plane was reserved to carry the main power supply for the amplifier board, VCC. The effective layer stack up is shown in Figure 18.



Figure 18: Backplane Layer Stack Up

Not shown in Figure 18 is an additional opaque black FR-4 layer in the middle of the stack up, intended to aid with light sealing. Since the backplane makes up the top of the tagger microscope dark box, it had to be designed to prevent light from passing through. While the copper planes inside the PCB are adequately opaque for most purposes, Figure 18 reveals that there are holes in many of the planes in the area surrounding vias. Additionally, as Figure 19 shows, even where vias connect with internal planes, there is still room for light to pass through.

In order to aid with soldering and plating processes, vias are not connected with internal planes around all 360° of their circumference. Instead, there are four small traces that make the electrical connection, leaving some areas with no copper to block light. Figure 15 shows an example of a via heat relief. The center black circle is the via hole, through which light is of course able to pass. Less expected are the black outer arcs which also transmit light. Gray gridded areas in this diagram represent copper. A layer of black FR-4 in the middle of the PCB stack up helps to block light that manages to pass through these heat reliefs.



Figure 19: A Typical Via Heat Relief

#### **Eurocard Connectors**

The digital control board and the amplifier board connect to the backplane by means of a DIN 41612??? Eurocard connector. The backplane has receptacles for both of these connectors, and all the necessary routing to pass signals from the control board to the amplifier board, and vice versa. Routing the connections between the control board Eurocard connector and the amplifier board Eurocard connector was the biggest challenge of the backplane design.

In order to satisfy the size constraints of the tagger, the backplane had a fairly strict maximum depth of about 2 inches. This size constraint didn't leave much room for the 32 SiPM bias voltage traces that had to be routed between the two Eurocard receptacles. In order to squeeze so many traces into such a small space, I had to route traces on both the front and back of the backplane. I used 5 mil traces to maintain safe spacing between traces and Eurocard receptacle pads, and also maintained the 15 mil

recommended spacing between the traces themselves. (Recall that these bias voltage traces have the capability to carry up to 200V.)



Figure 20: Close-Up of Eurocard Receptacle Routing

Figure 20 shows the intricate routing between the Eurocard receptacles. The large screw hole (labeled "0 CHASSIS") to the left of the control board receptacle (P2) forced the control board receptacle to be offset quite a bit from the center of the amplifier board receptacle (P1, labeled in dark gold, indicating printing on the back side of the board). This made bias voltage trace routing very tight between the two boards.

Also worth noticing in Figure 20 are the two red traces that snake between screw hole 18 on P2 and screw hole 34 on P1. These traces connect the ADC on the control board to voltages on interest on the amplifier board.

#### **Location ID Header**

The location ID bus from the digital control board is brought to the backplane by pins A9 through A16 on the control board Eurocard connector. Traces routed on the

back side of the backplane connect these pins to a 16-pin through-hole header, as shown in Figure 21.



Figure 21: Close-Up of the Location ID Bus on the Backplane

To ensure that the backplane remains properly light-sealed, we used a through hole header to eliminate the need for hollow vias to tap into the internal ground plane. Component through holes are filled with the component's own pins, as well as the solder used to attach the component. Vias, on the contrary, are typically left as open holes. While it would have been possible to manually plug vias with solder, it would just add an additional unnecessary step in the assembly process.

## **Ground Coupling Jumpers**

To provide flexibility in grounding the control board and the amplifier board, two jumpers were added to the backplane. These jumpers allow for coupling of the either the analog or digital grounds, or both, to the aluminum chassis of the tagger. The backplane is electrically connected to the chassis by means of the mounting screws that hold it onto the metal baseplate on the top of the tagger box. This chassis ground extends along much of the top surface of the backplane through a top layer hollow polygon (the large red area in Figure 17). Jumpers W1 and W2 allow easy connection of the chassis ground to either or both of the electrical grounds, as shown below. Since these jumpers may not be used, DGND and AGND are carried off the backplane separately.



Figure 22: Ground Coupling Jumpers

#### **Power Connector and Fuses**

The backplane is responsible for supplying power to digital board and the control board. To ensure safe and reliable power delivery, the backplane uses a 6-pin Molex KK®

6373 header for all power/ground connections. Though a slightly different design than the type of header used to supply power to 3.5" floppy disk drives, it is built around the same concept, with a friction ramp to secure the power cable in place. This type of connector has the advantage of being easily connected and disconnected without the need for extreme for or back and forth wiggling like the larger IDE hard drive style power connector. In addition, since the friction ramp is on only one side of the connector, it should be difficult or impossible to insert the cable backwards.



Figure 23: Molex KK® 6373 6-pin Power Connector

To prevent damage in the event of a short circuit, all of the incoming power lines are equipped with time-delay fuses. Selecting appropriate fuses was difficult because there is always a tradeoff between trip current, time to trip, and non-tripped resistance. A perfect fuse would have a low trip current, a short trip time, and a small non-tripped resistance, but in reality that is not always possible.

Table 3: Backplane Fuses

| Power Supply Line                  | +5V, VCC      | -5V           | +210V        |
|------------------------------------|---------------|---------------|--------------|
| Fuse Selected                      | Tyco RUSBF120 | Bourns, Inc.  | Bourns, Inc. |
|                                    |               | MF-MSMF014-2  | CMF-RL35-0   |
| Mounting Type                      | Through hole  | Surface mount | Through hole |
| Trip Current <sup>3</sup>          | 2A            | 340mA         | 150mA        |
| Hold Current⁴                      | 1.2A          | 140mA         | 75mA         |
| Typ. Current Required <sup>5</sup> | 550mA         | 7mA max       | 3.2mA max    |
| Non-Tripped Resistance             | $\Omega$ 80.0 | 6.5Ω          | 35Ω          |
| Typ. Voltage Drop <sup>6</sup>     | 0.044V        | 0.05V max     | 0.112V max   |
| Time to Trip                       | 0.5s at 8A    | 0.15s at 1.5A | 0.15s at 3A  |

Table 3 gives an overview of the fuses selected for the backplane. These fuses were picked so that the time to trip during an overcurrent event of roughly one order of magnitude is 0.5 s or less. Where possible, through hole fuses were used to avoid the use of vias. The Bourns, Inc. MF-MSMF014-2 surface mount fuse does not require any vias because the -5V line is supplied to the digital control board entirely through a top layer trace. Though the +5V supply for the digital board is nominally the same voltage as VCC, the two were fused separately in case different voltages are needed. The 550mA current requirement represents the combined current requirements of digital control board and the amplifier board; each requires roughly half of this figure. Figure 24 shows a close-up view of the power connector and the backplane fuses.

<sup>&</sup>lt;sup>3</sup> Minimum current required for fuse to open the circuit.

<sup>&</sup>lt;sup>4</sup> Maximum current at which the fuse will stably leave circuit closed.

<sup>&</sup>lt;sup>5</sup> Current needed by digital control board and/or amplifier board.

<sup>&</sup>lt;sup>6</sup> Voltage drop from nominal values expected to be introduced by fuse in non-tripped state.



Figure 24: Close-Up CAD Drawing of Backplane Showing the Power Supply Fuses. F1=-5V, F2=VCC, F3=+210V, F4=+5V

### **LEMO Connectors**

The final important feature of the backplane is the LEMO connectors, which route signals from the amplifier board off the tagger electronics array to be digitized. In total there are eleven LEMO connectors, six of which route signals from the summed columns of scintillating fibers in each 5x5 fiber array, and five of which route signals from individual fibers in the first column of the 5x5 fiber array. The layout of the LEMO connectors on the backplane is shown in Figure 25. LEMO1 through LEMO6 are outputs of the amplifier board's summing circuits, and LEMO7 through LEMO11 are outputs of the first five amplifiers.



Figure 25: Close-Up of the LEMO Connectors

The specific part selected for the LEMO connectors is the LEMO EPA.250.00.NTN. Though expensive, this connector has many advantages over standard coaxial cable. In particular, cables that mate with the LEMO EPA.250.00.NTN are held in place by friction rather than any type of screw or twist mount system. This is important given the close spacing of the LEMO connectors on the backplane, as there is no room for fingers to screw or twist a connector into place. Figure 26 shows what the LEMO EPA.00.250.NTN looks like.



Figure 26: LEMO EPA.250.00.NTN Dimensions and Drawing

# **Amplifier Board**

SiPMs on the amplifier board detect scintillation from the Bremsstrahlung electrons and out small electrical pulses. The amplifier board, appropriately, amplifies these signals so that they can be measured by an analog to digital converter located off of the tagger electronics array. The overall layout of the amplifier board is shown below.



Figure 27: CAD Drawing of the Amplifier Board

# **Hierarchy**

As is evident from the appearance of the amplifier board in Figure 27, the board consists of several groups of repeated circuits. These circuits can be grouped into three hierarchical levels, as shown in Figure 28.



Figure 28: Hierarchy of the Amplifier Board Circuitry

Each of the 30 SiPMs is connected directly to a dedicated amplifier circuit. Each amplifier circuit outputs a signal into a summer. The summers add signals from adjacent groups of five amplifiers and output the signals to the backplane. Though not shown in Figure 28, each amplifier also outputs a signal directly to the backplane, bypassing the summing stage completely, for testing and calibration purposes.

### **PCB Layer Selection**

Layers for the amplifier board were selected not only based on which power supply voltages were necessary in various areas of the board, but also on the requirement that all amplifier and summer outputs have a  $50\Omega$  impedance to the ground plane. To guarantee proper impedance and cross-talk free signals, the board was

designed with two ground planes – one on each side under the front and back outer signal layers. The two remaining internal layers were used for the amplifier power supply plane (VCC) and a split plane containing two transistor base voltages needed by the amplifiers. This layout is summarized in Figure 29.



Figure 29: Amplifier Board PCB Layer Stack-Up

## **Amplifiers**

Except for which summing circuit they connect with, all amplifiers on the amplifier board are identical. They can be independently controlled, since each routes a separate bias voltage from the digital control board to a SiPM. They can also be independently read out, since each routes an output trace direct to the Eurocard connector.

The need for independent control and independent readout arises from the fact that no two SiPMs are identical. The optimum bias voltage for each SiPM varies even among SiPMs from the same batch. Independent bias voltages allow for sensitivity adjustments to compensate for variations in the SiPMs' performance. Independent readout of all thirty channels is intended for manual testing of each channel using an

oscilloscope. The first five channels, however, are outputted along with the summed column signals to the off-board analog to digital converter to allow for testing of the vertical alignment of the scintillating fibers.

The AMP\_0604 circuit, supplied by SiPM manufacturer Photonique, was the starting point for the design of the tagger microscope amplifier. While schematics of this circuit were not available from Photonique, careful analysis of the sample PCB led to a model which we adjusted until it met our requirements. This analysis included not only visually following traces and drawing a schematic, but also measuring voltage levels and pulse behavior with an oscilloscope to determine approximate component values. We were able to approximately model the AMP\_0604 circuit using a system of 24 equations with 24 unknowns and the computer algebra system MATLAB.



Figure 30: Schematic of AMP 0604 Circuit

<sup>&</sup>lt;sup>7</sup> For details of the MATLAB modeling project, see Igor Senderovich's work at http://zeus.phys.uconn.edu/wiki/index.php/MATLAB amplifier in detail

The primary change made to the MATLAB model of the AMP\_0604 circuit before implanting it into the schematics of the amplifier board was the addition of an extra transistor to support simultaneous output of the amplified signal both for independent readout and to a summing circuit. While it would seem that it should be possible to simply split the output trace into two traces, doing so allows amplifiers that share a common summing circuit to affect each other's individual outputs as well. (Regardless of the fact that the trace is split in two separate directions, both ends are electrically connected and can serve as a pathway for back feed from the summing circuit into the amplifier.) The additional transistor added to the amplifier circuit allows it to be safely connected to a summer without back feed of the summed signal into the amplifier circuitry.



Figure 31: Schematic of the Amplifier Circuit

In Figure 31, BIAS represents the bias voltage input from the digital control board. AMPREF represents one of the two transistor base voltages which is supplied by the split plane, and shared by all the amplifiers. SIPMOUT represents the signal sent to

the Eurocard connector for individual readout, and TOSUM represents the signal sent to the summing circuit.

Laying the circuit onto the PCB proved to be very challenging. In order to keep the amplifier board from being longer than the backplane, the amplifier circuit had to be placed in a space approximately the width of a single SiPM, 160 mil. Photonique's AMP\_0604 was more than twice that width, and it had one less transistor than the design to be used on the amplifier board. In order to accomplish such a dramatic size reduction, I used 0201 (0603 metric) size components in the design. As indicated by their name, these components are 0.6 mm x 0.3 mm in size, and are barely visible without the aid of a magnifying glass. These tiny components, along with clever routing, led to an amplifier circuit design with overall dimensions 1.13 in x 0.18 in excluding the SiPM itself.

While the 0.18 in width of the summing circuit exceeds the 160 mil SiPM width, it does not pose a problem because certain components of the amplifier circuit are shared between adjacent channels. In particular, ground traces that run the full height of the amplifier circuitry for crosstalk resistance are shared between adjacent amplifiers. To see how this is possible, take a look at Figure 32 below. The yellow traces between amplifier channels and in the component key on the left are silkscreen which is printed on the PCB for visual reference. Right behind the yellow silkscreen dividers between AMP1, AMP2, and AMP3, there is a top layer (red) ground trace that jumps back and forth between vias and components in adjacent channels.



Figure 32: Close-Up of Amplifier Circuitry and Component Key

The blue traces in Figure 32 are bottom layer traces, and are from left to right across any amplifier channel, the bias voltage from the control board, the output to the summing circuit, and the output for independent readout.



# **Summing Circuit**

Each of the six summing circuits on the amplifier board is designed to accept inputs from five amplifier channels. In Figure 33, the point at which amplifier signals are injected into the summing circuit is labeled "TOSUM." The signals go through a series of transistor stages, each boosting the summed signal slightly until finally they are output at the point "SUMMEDOUT." The "SUMREF" input, like the "AMPREF" input in the amplifier circuit, is a transistor base voltage provided by the split power plane, which can be adjusted as needed during the testing phase of production and fixed once performance is optimized. "GAINMODE" set by the DAC on the control board, adjusts the gain of the summing circuit to allow for adjustable sensitivity to photons. Transistor M1 is a field effect transistor which adjusts the amount of current allowed to flow from VCC through R10 and C8, thus adjusting how much amplification transistor Q4 can provide.



Figure 33: Schematic of the Amplifier Board's Summing Circuit

Figure 34 below shows a close-up of the layout of the summing circuit on the amplifier board. Though it still looks quite complicated, the layout of the summing circuit was dramatically easier than the layout of the amplifier, since the summing circuit had a more relaxed size constraint. In Figure 34, amplifier signals are input into the five vias just above the AMP1 through AMP5 silkscreen labels. The via labeled BASE1 (between the CBi and RBi labels), pulls the transistor SUMREF transistor base voltage from the gold plane layer, which can be seen underneath all the circuitry. The split in this plane, so that it can simultaneously carry the AMPREF and SUMREF signals, can be seen on the left side of the summing circuit.



Figure 34: Close-up CAD Drawing of Summing Circuit SUMMER1 on the Amplifier Board

## V. Debugging the Tagger Electronics

Once all of the circuitry had been designed using Altium Designer, manufactured, and assembled, there came the task of testing and debugging. This stage helped reveal critical problems with the electronics so that they can be corrected for the final hardware revision.

### **Digital Control Board**

Since the digital control board was produced before the other boards were even designed, it was the first board to go through the debugging process.

The first problem we found with the digital control board was that it was not supplying the required +1.2V for the FPGA's internal logic. Instead, the +1.2V power plane was found to be at the same potential as ground. It turned out that the +1.2V voltage regulator simply wasn't connected to its +5V power supply. The pin was left floating in the schematics. To fix this, we placed a dab of solder between the regulator's power supply pin and its adjacent chip enable pin, both of which should be at +5V permanently.

Figure 35: Photograph of the +1.2V Voltage Regulator on the Digital Control Board, Showing the Solder Bridge Used to Connect the Floating Power Input Pin

The next problem we discovered was a miswiring of the SPI bus that connects the FPGA, ADC, and temperature sensor. The pin on the FPGA that was designated as SPI master-out-slave-in was connected to the SPI input of the ADC as it should have

been, but also connected to the SPI output of the temperature sensor. The SPI bus standard specifies that all slave devices should share common input and output traces which connect them back to the master device, in this case, the FPGA. High impedance logic and independent chip select lines are used to prevent slave devices from fighting over the signal lines. We corrected the miswiring by cutting the temperature sensor's DOUT trace, and soldering a small wire to connect it to the same trace as the ADC's output.

Figure 36: Photograph of the Temperature Sensor and ADC on the Digital Control Board
After Rewiring the SPI Bus

A third mistake, we found while debugging the control board was that I had selected the wrong type of clock for our FPGA/Ethernet controller combo. Initially, I selected a crystal oscillator to serve as a clock for the Ethernet controller. Since the Ethernet controller had a built in inverting driver, it seemed like a great, inexpensive, and precise way of clocking the device. Later, however, we decided that to conserve on space, it would be convenient to share a single clock between both the FPGA and the Ethernet controller. Forgetting that I had selected a crystal oscillator, I connected the oscillator to both the FPGA and the Ethernet controller simultaneously. This caused a number of problems. First, the FPGA is configured to use 3.3V CMOS logic, which is not what the crystal oscillator's sine wave output provided. Additionally, the capacitance of the FPGA's clock input put was enough to distort the crystal's signal, preventing even the Ethernet controller from operating properly.

The solution to the problem with the crystal oscillator was to replace the oscillator with a CMOS clock. As mentioned in "Wiring the Ethernet Controller," the CP2201 Ethernet controller can accept a CMOS clock input in place of a crystal oscillator. Though somewhat more expensive than a crystal, the CMOS clock output can be used by the FPGA as well as the Ethernet controller, satisfying the shared clock design requirement. To implement this change, I connected the output of the CMOS clock to the FPGA, and then ran a trace from another FPGA pin to the Ethernet controller. The FPGA is programmed to reproduce the clock signal on this second clock pin to clock the Ethernet controller.



Figure 37: Photograph of the CMOS Clock (Immediately Below Label C17) Used to Replace the Crystal Oscillator on the Digital Control Board

After this change, the FPGA was fully operational, and ready for debugging of its own internal configuration. However, before debugging could begin, we ran into another problem. The header that the FPGA's programming equipment attached to was not the correct header called for in the equipment's documentation. Though a 100 mil pitch header is much more common, the Xilinx Platform II USB FPGA configuration cable requires a 1 mm pitch header. Since the through holes in the board for this header cannot be moved, we were forced to stick with the incorrect 100 mil header for the prototype. We used an alternative "flying lead" adapter from Xilinx to connect signals from the Platform II cable to the individual pins on the 100 mil header. The design was updated to use the correct 1 mm header for future revisions.



Figure 38: Close-Up CAD Drawings of the Footprint of the FPGA's JTAG Configuration Header and Surrounding Traces Before (Left) and After (Right) the Incorrect 100 mil Header was Replaced

Figure 39: Photograph Showing How the Flying Lead Adapter is Used to Connect the Xilinx Platform II USB FPGA Configuration Cable to the 100 mil Header on the Control Board

With the flying lead adapter in place, we were able to debug the FPGA's internal configuration, and redownload its program as needed from the Xilinx programming software running on a PC. Most of the work on debugging the FPGA involved getting the FPGA and the Ethernet controller to talk to each other correctly. All the details of this process are beyond the scope of this paper, but the process basically consisted of programming in VHDL code, downloading the program to the EEPROM/FPGA, and then testing using an oscilloscope to see if changes in the code were successful. To aid in monitoring particular internal signals in the FPGA, some were assigned to unused output pins and routed to a header on the edge of the board. This header was attached manually, only for the purpose of the debugging the FPGA, and is not part of the actual board design.

Figure 40: Photograph of the Diagnostic FPGA Signal Output Header Attached to One of the Prototype Control Boards

After several weeks of work, the FPGA was up and running, able to communicate with the Ethernet controller, the SPI bus, and all other components on the board without any problems. The next difficulty arose, however, when trying to send packets over the Ethernet wire. Though the FPGA was able to communicate with the Ethernet controller properly, the Ethernet controller was not able to transmit the packets into the wire. It turned out that I had ordered the wrong Ethernet jack for the board. The jack I had ordered, the Pulse J0011D21 had the same footprint as the Pulse J0012D21 that the bill of materials called for, but unfortunately, did not have the same pinout. Ethernet

packets were being dropped before they ever left the board because they weren't being routed into the correct transmit/receive wires in the Ethernet cable. Fortunately, this was easy to fix. We ordered the correct part, attached it in place of the wrong one, and the problem was solved.

The final problems we encountered on the digital board centered around the DAC. First, we found that diode D2, whose purpose it is to ensure proper power supply sequencing, was reversed. Though correct in the schematics, the footprint had the pin numbers backwards. This was causing a short between the -5V power supply and the analog ground. The built in ammeter on our -5V power supply was what first alerted us to this problem.

The last and more perplexing problem, is that on two of the three identical prototype control boards, the DAC was completely nonfunctional. As of March, 2010, we have been unable to determine the cause of the DAC failure. We are confident that it was not caused by the reversed diode, because the diode was corrected before the ever applying power to one of the two failed boards. We are also fairly confident that it wasn't caused by problems in the assembly process, because the assembly company's records show that they following all of the manufacturer's recommendations for soldering the DAC to the PCB. The failure also cannot be due to the design of the PCB, because one of the three boards works perfectly. This is a problem that we are still investigating, which we will be sure to solve before the final hardware revision.

#### **Amplifier Board**

Compared to the control board, debugging the amplifier board was a fairly simple process. Thanks to the MATLAB model of the amplifier and summing circuits, checking for errors simply involved probing different component pins to see if their DC levels matched those predicted by the model.

The first problem we noticed was that the two transistor base voltages "AMPREF" and "SUMREF" were both at ground, rather than their nominal values. We traced this problem back to the voltage regulating circuitry on the amplifier board, where we discovered the two identical voltage regulators used to produce the transistor base voltages had a footprint mismatch. On both of the regulators, I accidentally switched the output and the ground pins. Since the regulators are shunt-type regulators, there was no harm done by this, and a quick resoldering job fixed the issue on the prototype board. I updated the component footprint in Altium Designer for the final hardware revision.

Figure 41: Photograph of the Power Regulating Circuitry on the Amplifier Board, Showing the Resoldering of the Two Voltage Regulators to Resolve a Footprint Mismatch

Another problem with the amplifier board which we actually knew about from the time we sent the board out for assembly, is that one of the components we selected to use on the board was not available in the footprint that we selected. The NXP BF1108 MOSFET, which is responsible for controlling the gain of the summing circuit, is only available in North America as the BF1108R. The BF1108R is identical to the BF1108, except its footprint is a mirror image of the footprint that we selected while designing

the board layout. To resolve this, I examined the data sheet for the BF1108 and determined how we could make the BF1108R function on the BF1108's footprint.

Fortunately, the BF1108 and BF1108R both have four leads, meaning that it's possible to rotate the component 180° and attach it by hand. While this alone still left a mismatch of pins, the particular design of the BF1108/BF1108R made it possible for this orientation to work. Since the BF1108/BF1108R is an FET transistor, it has a drain and a source which are interchangeable. The 180° rotation swapped the drain and the source of the FET, with no ill effects. The other two pins of the transistor were the base voltage and the cathode of an internal diode which was not used in our design. The rotation of the FET put the cathode pin where the base voltage pin should have been, and left the base voltage pin on a floating pad. Since we didn't plan to use the internal diode anyway, we simply shorted these two pins with a solder bridge, resolving the footprint mismatch.

| Pin      | Description           |            | Simplified outline | Graphic symbol          |
|----------|-----------------------|------------|--------------------|-------------------------|
| BF1108 ( | SOT143B)              |            |                    |                         |
| 1        | FET gate; diode anode |            | [1]<br>[1]<br>1 2  | 4 3<br>1 2<br>001aai042 |
| 2        | diode cathode         |            |                    |                         |
| 3        | source                | <u>[1]</u> |                    |                         |
| 4        | drain                 | <u>[1]</u> |                    |                         |
| BF1108R  | R (SOT143R)           |            |                    |                         |
| 1        | FET gate; diode anode |            |                    |                         |
| 2        | diode cathode         |            |                    | 2 1<br>001aai043        |
| 3        | source                | <u>[1]</u> |                    |                         |
| 4        | drain                 | <u>[1]</u> |                    |                         |

<sup>[1]</sup> Drain and source are interchangeable.



Figure 42: Drawings and Pin Assignments of the BF1108 and BF1108R MOSFETs Taken Directly from the Manufacturer's Datasheet, Showing their Mirror Image Pinouts

Figure 43: Photograph of the Summing Circuit on the Amplifier Board, Showing the BF1108R Attached to the BF1108 Footprint

Once the BF1108R MOSTFETs were in place, debugging of the amplifier board was complete. Next, debugging began on the backplane.

#### **Backplane**

Since the backplane does little other than connect the control board and the amplifier board together, and route power connections from off-board power supplies, debugging it was a fairly simply process. We used a multimeter to test that power was being delivered to the correct pins on the control board and amplifier board Eurocard receptacles, and then plugged in the boards to see if they worked. We found no major problems with the backplane circuitry, except for when we attempted to hand solder the LEMO connectors onto the board. Unfortunately, we discovered that I had made the through holes for the LEMO connectors too small. The pins on the LEMO connectors simply would not fit through the holes that were in place on the board. The reason for this turned out to be that I had overlooked the thickness of the through hole plating, when designing the LEMO connector footprint.

Two possible solutions were considered to this problem. First, I considered the consequences of drilling the existing holes to make them large enough to accept the LEMO pins. Unfortunately, this would remove the plating on the inside of the through holes. This would not stop the outgoing signals from passing into the LEMO connector, because the end of the signal pin could be soldered to the metal pad carrying the signal

on the back side of the backplane. However, this would stop the four ground pins on the LEMO connectors from making contact with the board's internal analog ground plane. Having unshielded signals could lead to interference from outside electrical sources, or even cause signal reflection due to a mismatch in impedance. This is certainly not something we wanted to happen with these analog signals from the summing circuit.

To avoid these problems, we proposed simply filing the pins on the LEMO connectors to make them small enough to fit through the existing holes. Though a delicate process, it was successful, and we were able to attach all of the LEMO connectors to the backplane.



Figure 44: Photograph of the Completed Backplane, with LEMO Connectors Attached